# NTE7226 Integrated Circuit High Voltage, High Speed MOSFET/IGBT Driver w/High and Low Side Outputs 14-Lead DIP Type Package #### **Description:** The NTE7226 is a high voltage, high speed power MOSFET and IGBT driver with independent high and low side referenced output channels in a 14–Lead DIP type package. HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. Logic inputs are compatible with standard CMOS or LSTTL output, down to 3.3V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross–conduction. Propagation delays are matched to simplify use in high frequency applications. The floating channel can be used to drive an N–Channel power MOSFET or IGBT in the high side configuration which operates up to 500 volts. #### Features: - Floating Channel Designed for Bootstrap Operation Fully Operational to +500V Tolerant to Negative Transient Voltage dV/dt Immune - Gate Drive Supply Range from 10V to 20V - Undervoltage Lockout for Both Channels - 3.3V Logic Compatible Separate Logic Supply Range from 3.3V to 20V Logic an Power Ground ±5V Offset - CMOS Schmitt-Triggered Inputs with Pull-Down - Cycle by Cycle Edge–Triggered Shutdown Logic - Matched Propagation Delay for Both Channels - Outputs in Phase with Inputs #### Absolute Maximum Ratings: (Note 1) | High Side Floating Supply Voltage, V <sub>B</sub> | | |------------------------------------------------------------------------|---------------------------------------------| | High Side Floating Supply Offset Voltage, V <sub>S</sub> | $V_B - 25 \text{ to } V_B + 0.3V$ | | High Side Floating Output Voltage, V <sub>HO</sub> | $V_S = 0.3 \text{ to } V_B + 0.3 \text{ V}$ | | Low Side Fixed Supply Voltage, V <sub>CC</sub> | –0.3 to +25V | | Low Side Output Voltage, V <sub>LO</sub> | –0.3 to V <sub>CC</sub> +0.3V | | Logic Supply Voltage, V <sub>DD</sub> | 0.3 to V <sub>SS</sub> +25V | | Logic Supply Offset Voltage, V <sub>SS</sub> | $V_{CC}$ –25 to $V_{CC}$ +0.3V | | Logic Input Voltage (HIN, LIN, & SD), V <sub>IN</sub> | $V_{SS}$ –0.3 to $V_{DD}$ +0.3V | | Maximum Allowable Offset Supply Voltage Transient, dV <sub>s</sub> /dt | 50V/ns | | Package Power Dissipation ( $T_A \le +25^{\circ}C$ ), $P_D$ | | Note 1. Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. #### Absolute Maximum Ratings (Cont'd): (Note 1) | Operating Junction Temperature, T」 | , | |-------------------------------------------------------------------|---| | Storage Temperature Range, T <sub>stq</sub> | ÷ | | Thermal Resistance, Junction-to-Ambient, R <sub>thJA</sub> | ! | | Lead Temperature (During Soldering, 10sec), T <sub>L</sub> +300°C | ; | Note 1. Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. #### **Recommended Operating Conditions:** (Note 2) | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------|--------------------|---------------------|------| | High Side Floating Supply Absolute Voltage | V <sub>B</sub> | V <sub>S</sub> +10 | V <sub>S</sub> +20 | V | | High Side Floating Supply Offset Voltage | Vs | Note 3 | 500 | V | | High Side Floating Output Voltage | V <sub>HO</sub> | V <sub>S</sub> | V <sub>B</sub> | V | | Low Side Fixed Supply Voltage | V <sub>CC</sub> | 10 | 20 | V | | Low Side Output Voltage | V <sub>LO</sub> | 0 | V <sub>CC</sub> | V | | Logic Supply Voltage | $V_{DD}$ | V <sub>SS</sub> +3 | V <sub>SS</sub> +20 | V | | Logic Supply Offset Voltage | V <sub>SS</sub> | -5 (Note 4) | 5 | V | | Logic Input Voltage (HIN, LIN, & SD) | V <sub>IN</sub> | V <sub>SS</sub> | $V_{DD}$ | V | | Ambient Temperature | T <sub>A</sub> | -40 | +125 | °C | - Note 2. For proper operation, the device should be used within the recommended conditions. The $V_S$ and $V_{SS}$ offset ratings are tested with all supplies biased at 15V differential. - Note 3. Logic operational for $V_S$ of -4V to +500V. Logic state held for $V_S$ of -4V to - $V_{BS}$ . - Note 4. When $\dot{V}_{DD}$ < 5V, the minimum $V_{SS}$ offset is limited to $-V_{DD}$ . ## **<u>Electrical Characteristics:</u>** $(V_{BIAS} (V_{CC}, V_{BS}, V_{DD}) = 15V, V_{SS} = COM, T_A = +25^{\circ}C \text{ unless otherwise specified)}$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|-----------------------------------------|-----|-----|-----|------| | Dynamic Characteristics (C <sub>L</sub> = 1000pF) | | | | | | | | Turn-On Propagation Delay | t <sub>on</sub> | V <sub>S</sub> = 0V | _ | 120 | 150 | ns | | Turn-Off Propagation Delay | t <sub>off</sub> | V <sub>S</sub> = 500V | _ | 94 | 125 | ns | | Shutdown Propagation Delay | t <sub>sd</sub> | V <sub>S</sub> = 500V | _ | 110 | 140 | ns | | Turn-On Rise Time | t <sub>r</sub> | | _ | 25 | 35 | ns | | Turn-Off Fall Time | t <sub>f</sub> | | _ | 17 | 25 | ns | | Delay Matching, HS & LS Turn-On/Off | MT | | _ | - | 10 | ns | | Static Characteristics (Note 5) | | | | | | | | Logic "1" Input Voltage | V <sub>IH</sub> | | 9.5 | - | - | V | | Logic "0" Input Voltage | $V_{IL}$ | | _ | - | 6.0 | V | | High Level Output Voltage, V <sub>BIAS</sub> – V <sub>O</sub> | V <sub>OH</sub> | I <sub>O</sub> = 0A | _ | - | 1.2 | V | | Low Level Output Voltage, V <sub>O</sub> | $V_{OL}$ | I <sub>O</sub> = 0A | _ | - | 0.1 | V | | Offset Supply Leakage Current | I <sub>LK</sub> | V <sub>B</sub> = V <sub>S</sub> = 500V | _ | - | 50 | μΑ | | Quiescent V <sub>BS</sub> Supply Current | I <sub>QBS</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | _ | 125 | 230 | μΑ | | Quiescent V <sub>CC</sub> Supply Current | I <sub>QCC</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | _ | 180 | 340 | μΑ | | Quiescent V <sub>DD</sub> Supply Current | $I_{QDD}$ | V <sub>IN</sub> = 0V or V <sub>DD</sub> | _ | 15 | 30 | μΑ | Note 5. The $V_{IN}$ , $V_{TH}$ , and $I_{IN}$ parameters are referenced for $V_{SS}$ and are applicable to all three logic input leads: HIN, LIN and SD. The $V_O$ and $I_O$ parameters re referenced to COM and are applicable to the respective output leads: HO or LO. ## | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------|------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | Static Characteristics (Cont'd) (Note 5 | Static Characteristics (Cont'd) (Note 5) | | | | | | | Logic "1" Input Bias Current | I <sub>IN+</sub> | $V_{IN} = V_{DD}$ | _ | 20 | 40 | μΑ | | Logic "0" Input Bias Current | I <sub>IN-</sub> | V <sub>IN</sub> = 0V | _ | _ | 1.0 | μΑ | | V <sub>BS</sub> Supply Undervoltage Positive<br>Going Threshold | V <sub>BSUV+</sub> | | 7.5 | 8.6 | 9.7 | V | | V <sub>BS</sub> Supply Undervoltage Negative<br>Going Threshold | V <sub>BSUV</sub> - | | 7.0 | 8.2 | 9.4 | V | | V <sub>CC</sub> Supply Undervoltage Positive<br>Going Threshold | V <sub>CCUV+</sub> | | 7.4 | 8.5 | 9.6 | V | | V <sub>CC</sub> Supply Undervoltage Negative<br>Going Threshold | V <sub>CCUV</sub> - | | 7.0 | 8.2 | 9.4 | V | | Output High Short Circuit Pulsed Current | I <sub>O+</sub> | $V_O = 0V$ , $V_{IN} = V_{DD}$ , $PW \le 10 \mu s$ | 2.0 | 2.5 | _ | Α | | Output Low Short Circuit Pulsed Current | I <sub>O-</sub> | $V_O = 15V$ , $V_{IN} = V_{DD}$ , $PW \le 10\mu s$ | 2.0 | 2.5 | _ | Α | Note 5. The $V_{IN}$ , $V_{TH}$ , and $I_{IN}$ parameters are referenced for $V_{SS}$ and are applicable to all three logic input leads: HIN, LIN and SD. The $V_O$ and $I_O$ parameters re referenced to COM and are applicable to the respective output leads: HO or LO. ### **Pin Definitions:** | Symbol | Description | |-----------------|-------------------------------------------------------------| | $V_{DD}$ | Logic Supply | | HIN | Logic Input for High Side Gate Driver Output (HO), In Phase | | SD | Logic Input for Shutdown | | LIN | Logic Input for Low Side gate Driver Output (LO), In Phase | | V <sub>SS</sub> | Logic Ground | | V <sub>B</sub> | High Side Floating Supply | | НО | High Side Gate Drive Output | | V <sub>S</sub> | High Side Floating Supply Return | | V <sub>CC</sub> | Low Side Supply | | LO | Low Side Gate Drive Output | | COM | Low Side Return |